Are you looking for a unique opportunity to be a part of something great? Want to join a 20,000-member team that works on the technology that powers the world around us? Looking for an atmosphere of trust, empowerment, respect, diversity, and communication? How about an opportunity to own a piece of a multi-billion dollar (with a B!) global organization? We offer all that and more at Microchip Technology, Inc.
People come to work at Microchip because we help design the technology that runs the world. They stay because our culture supports their growth and stability. They are challenged and driven by an incredible array of products and solutions with unlimited career potential. Microchip’s nationally-recognized Leadership Passage Programs support career growth where we proudly enroll over a thousand people annually. We take pride in our commitment to employee development, values-based decision making, and strong sense of community, driven by our ; we affectionately refer to it as the and it’s won us countless awards for diversity and workplace excellence.
Our company is built by dedicated team players who love to challenge the status quo; we did not achieve record revenue and over without a great team dedicated to empowering innovation. People like you.
Visit our page to see what exciting opportunities and company await!
Job Description:
Summary
As a member of Microchip’s engineering community, your primary responsibility will be to the design, integration, and verification support of the Full Chip Architecture and Full Chip Control/Data busses for an advanced ASIC or FPGA. Microchip’s designs are an SOC with various Hard and Soft IP blocks that support many industry standard protocols.
Duties & Responsibilities
General Full Chip Integration and Support
1. Detailed module design and integration, performance analysis and detailed design specification creation – a large component of this position is to work with all design teams to ensure seamless integration of all components on the device.
2. Detailed ownership of full chip documentation of the SOC or FPGA device and/or device family.
3. Participate in the Verilog implementation and integration of full chip capabilities including interface support, integration of full chip busses (control and data network-on-chip) and documentation support at the full chip level.
4. Support full chip post-layout timing closure and verification.
5. Participate in the investigation & assessment of legacy and emerging integration techniques and on-chip / off-chip network-on-chip (NOC) bus structures for both control and high-speed data paths. Overall support of the full chip register map at the chip level is required.
6. Improve Data & Command processing bandwidth, reduce latencies & increase reliability.
7. Support porting the design into test chips and emulation platforms
8. Support pre-tapeout verification and post-tapeout validation/characterization of the system designed.
9. Work closely with FPGA support software and Firmware engineers to resolve hardware issues and customer issues.
Requirements/Qualifications:
10. Experience is SOC IP development and Full Chip Integration
11. Strong technical leader that is also able to work in a team-oriented environment.
12. Strong Experience in Verilog design and design verification
13. Strong Experience in Static Timing Analysis and Verilog simulation tools
14. Ability to write detailed design specifications.
15. Good analytical, oral, and written communication skills.
16. Able to write clean, readable presentations.
17. Self-motivated, proactive team player.
18. Ability to work to schedule requirements.
Education Required
19. Bachelors/master’s in electrical engineering, Computer Engineering or Computer Science.
Experience Required
20. Minimum of 10 years of proven silicon design experience in system level integration of many different internally developed and purchased full custom and ASIC IP blocks into a full chip environment. This would also include the integration of control and high-speed data network-on-chip (NOC) busses.
Travel Time:
0% - 25%